Pre-silicon FEC decoding verification on SoC FPGAs

Abstract: Forward error correction (FEC) decoding hardware modules are challenging to verify at pre-silicon stage, when they are usually described at register-transfer (RT)/logic level with a hardware description language (HDL). They tend to hide faults due to their inherent tendency to correct errors and the required simulations with a massive insertion of inputs are too slow. In this work, two verification techniques based on FPGA-prototyping are applied in order to complement the mentioned simulations: golden model vs implementation matching with thousands of random codewords and codeword/bit error rate (CER/BER) curve computation. For this purpose, a system on chip (SoC) field-programmable gate array (FPGA) is used, implementing in the programmable hardware part several replicas of the decoder (exploiting the parallel capabilities of hardware) and managing the verification by parallel programming the software part of the SoC (exploiting the presence of multiple processing cores). The presented approach allows a seamless integration with high-level models, does not need expensive testing/emulation platforms and obtains the results in a reasonable amount of time.

Otras publicaciones de la misma revista o congreso con autores/as de la Universidad de Cantabria

 Autoría: Fernandez V., Abad C., Alvarez A., Ugarte I., Sanchez P.,

 Fuente: IEEE Communications Letters, 2021, 25(1), 127-131

Editorial: Institute of Electrical and Electronics Engineers Inc.

 Fecha de publicación: 01/01/2021

Nº de páginas: 5

Tipo de publicación: Artículo de Revista

DOI: 10.1109/LCOMM.2020.3025223

ISSN: 1089-7798,1558-2558

Proyecto español: TEC2017-86722-C4-3-R

Url de la publicación: https://doi.org/10.1109/LCOMM.2020.3025223